## Koneru Lakshmaiah Education Foundation (Category -1, Deemed to be University estd. u/s. 3 of the UGC Act, 1956) Accredited by NAAC as 'A++' ◆Approved by AICTE ❖ ISO 21001:2018 Certified Campus: Green Fields, Vaddeswaram - 522 302, Guntur District, Andhra Pradesh, INDIA. Phone No. +91 8645 - 350 200; www.klef.ac.in; www.klef.edu.in; www.kluniversity.in Admin Off: 29-36-38, Museum Road, Governorpet, Vijayawada - 520 002. Ph: +91 - 866 - 3500122; 2576129 ## Department of Electronics and Communication Engineering Program: M. Tech - VLSI ## Academic Year 2021-2022 | Course Code | Course Name | CO NO | CO Description | |-------------|---------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 1 | Application of the MOS transistors for the design of single stage amplifiers. | | | | 2 | Analysis and design of active & passive current Mirrors and the differential amplifiers with qualitative and quantative analysis. | | | | 3 | Analyze the CMOS Op Amps, and various types of Op Amps with qualitative and quantative approaches. | | | | 4 | Analyze the high frequency response of CS, CG and CD amplifiers and noise analysis of various amplifiers and analysis of non-linear analog circuits like switched capacitor circuits, PLL, ADC and DAC. | | 21EC5232 | Analog IC Design | 5 | Design and analysis of various MOS analog circuits using Cadence/ LT-SPICE environment for real time applications. | | | | 1 | Understanding and application user-defined primitives in Fault dominance and Gate level event-driven simulation | | 21EC5233 | Testing of VL SI Circuits | | for digital circuits. | Professor & Head Department of ECE K L 10 F Green Fields, Vaddeswaran. Suntur Dist., A.P. PIN: 522 502 | | | 2 | Understanding, Test generation for various Combinational logic circuits and ability to design its | |----------|----------------------|---|-------------------------------------------------------------------------------------------------------------| | | | | Testable Combinational circuits. | | | | | Design for Testability, Generic scan- | | | | 3 | based design and Classical scan-based design | | | | | Analyze and ability to Testable var | | | | 4 | ious BIST- MBIST,<br>L BIST. | | | | | L BIST. | | | | 5 | Understand Fault Diagnosis of digital circuits | | | | | and Diagnosis by UUT reduction. | | | | 1 | Understand of VLSI Design<br>Automation | | | Algorithms for VLSI | 2 | Understand basic concepts and flow in | | | | | hardware design | | | | 3 | Identify algorithms required for circuit simulators | | | | 4 | Apply and Analyse timing analysis with | | 21EC5234 | Design | | FPGA based design | | | | 1 | Understand the physics of power in CMOS circuits | | | | 2 | Analyses probabilistic power analysis and apply low power techniques at the circuit level for CMOS circuits | | | | 3 | Apply low power techniques at gate level, architecture level and system levels | | 21EC5233 | ASIC and FPGA Design | 4 | Realize essential tasks in algorithm | Dr. M. SUMAN Professor & Head Department of ECE K L E F Green Fields, Vaddeswaran. Guntur Dist., A.P. PIN: 522 507 | | | | and architecture level low power design environments. | |-------------|----------------------|---|--------------------------------------------------------------------------------------------------------| | | | 5 | Experiment and design VLSI circuits with various low-power techniques using Cadence VLSI design suite. | | 21EC51Q1 | IC Fabrication | 1 | Ability to understand the Concepts of design methodologies in routing and layout | | | | 2 | Understand different levels of modelling of digital circuits and scheduling | | | Technology | 3 | Ability to understand the FPGA Technologies for development of physical design | | | | 4 | Analyze the routing and distribution of cells in ICs | | 21EC51Q2 Sy | System-on-Chip | 1 | Acquire knowledge about Top-down SoC design flow | | | | 2 | Understand the system level design of communication networks. | | | | 3 | Apply system level design and analyze MPSoC concepts | | | | 4 | Acquire knowledge about NoC | | 21EC51Q3 | Nano Electronics | 1 | Understand nanoelectronics and shrink-down approach | | | | 2 | Interpret the concept behind nano MOSFET and nanodevices | | | | 3 | Apply and Analyze the Schrodinger equation for different types of potentials in one dimension | | | | 4 | Understand the process of nanofabrication and characterization facilities | | 21EC51Q4 | Semiconductor Device | 1 | Understand the basic device physics and study of MOS capacitor | | | Modeling | 2 | Understand and study of MOSFET physics and characteristics. | | | | 3 | Understanding the energy band diagrams of BJT and time dependent analysis. | |--------------------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------| | | | 4 | Understanding the concepts of designing of emitter, base and collector and study of modern BJT. | | 21EC51R1 | VLSI Signal Processing | 1 | Understand the basic concepts and processes of VLSI and DSP with iteration bound and means the computation time for the system. | | | | 2 | To study pipelining and parallel processing for different filters | | | | 3 | Analyse about different properties of retiming and unfolding techniques | | | | 4 | Analyse about convolution and Filters and Transforms. | | Internet of Things 21EC51R2 Architecture and Protocols | _ | 1 | Understand the concepts of IoT<br>Architecture, Reference model and IoT<br>enabling technologies. | | | | 2 | Understand the logical design of IoT system and communication technologies. | | | 3 | Understand for networking protocols and Authentication Protocols for IoT Application layer. | | | | 4 | Apply foT protocols and programming concepts for real-world problems. | | | 21EC51R3 | VL SI Cir cuits for Bio-<br>Medical Applications | 1 | Understand the basic Concept of<br>Neural activity of the brain | | | | 2 | Understand and design a CMOS circuits for Implantable devices | | | | 3 | Analyze the use of Wireless technology in medical devices | | | | 4 | Analyze the Microneedle fabrication and Biochip for Biomedical Applications | | 21EC51R4 | Optimization<br>Techniques in VLSI | 1 | Understand basics of statistical modeling | | | Design | 2 | Understand the basic Concept of placement and partitioning of standard cell through genetic algorithm | |-----------|----------------------------|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 3 | Analyze the performance of CMOS circuits with respect to power, area and speed | | | | 4 | Analyze the various algorithms used for optimization of power and area | | 22IE5149 | Seminar | 1 | Enhancing verbal delivery, body language, power point skills, structuring the presentation, engaging audience, tone of presentation for the overall improvement of individual presentation skills. | | 22EC51S1 | Advanced Digital IC Design | 1 | Understand the implantation<br>Strategies for Digital ICs | | | | 2 | Understand the Timing Issues in Digital Circuits | | | | 3 | Understand the Designing of<br>Arithmetic Building Blocks | | | | 4 | Understand the Designing Memory and Array Structures | | 21EC51\$2 | Embedded System Design | 1 | Understand basic concepts in the embedded computing systems | | | | 2 | Understand the various types of peripherals used in embedded systems. | | | | 3 | Understand real time embedded systems using the concepts of RTOS | | | | 4 | Acquire knowledge on networks for<br>embedded systems | | 21EC51S3 | CAD Tools for VL \$1 | 1 | Understand VLSI design<br>methodologies and CAD<br>environment | | | | 2 | Acquire knowledge on types of CAD simulations | | | | 3 | Understand different optimization algorithms for VLSI design automation | | | | 4 | Understand the advancement of VLSI CAD | Dr. M. SUMAN Professor & Head Department of ECE KLEF Green Fields, Vaddeswaran Finitur Dist., A.P. PIN: S22 50: | 21EC51S4 | Memory Design and<br>Testing | 1 | Understand the concepts of static RAM and Dynamic RAM | |-----------------------------|--------------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------| | | | 2 | Acquire knowledge on types memory testing | | ٠ | | 3 | Understand the concepts of semiconductor memory reliability and radiation Effects | | | | 4 | Understand the advancement of memory technologies | | 21EC51T1 | FPGA-Based Wireless<br>System Design | 1 | Understand basic concepts of software defined radio | | | | 2 | Analysis of FPGA Speed, Area & Power | | | | 3 | Acquire knowledge on advanced encryption standards | | | | 4 | Understand the FPGA for wireless system application | | 21EC51T2 RF | RF Mixed Signal IC Design | 1 | Understanding working principles of RF integrated circuit design | | | | 2 | Acquire knowledge on transmission medias and reflections of RF design | | | | 3 | Apply and analyze the noise over RF design | | | | 4 | Realize the voltage control oscillator for RF design | | 21EC51T3 MEMS System Design | 1 | Understand and the concepts of MOS circuit design | | | | | 2 | Analyze different types of buffers in mos circuits | | | | 3 | Analyze the layouts of MOS circuits | | | | 4 | Analyze total circuit design of MOS circuits | | 21EC51T4 | Block Chain & Cyber<br>Security | ī | Understand emerging abstract<br>models for Block chain<br>Technology | | | | 2 | Analyze the concept of bit coin and mathematical background behind it | | | | 3 | Apply the tools for understanding the background of crypto currencies | Dr. M. SUMAN Professor & Head Department of ECE KLEF Green Fields, Vaddeswaran Funtur Dist., A.P. PIN: 522 507 | | 4 | Identify major research challenges<br>and technical gaps<br>existing between theory and practice<br>in crypto<br>currency domain | |--|---|----------------------------------------------------------------------------------------------------------------------------------| |--|---|----------------------------------------------------------------------------------------------------------------------------------| Academic Professor I/C Dr. M. SUMAN Professor & Head Department of ECE K L E F Green Fields, Vaddeswaran. Suntur Dist., A.P. PIN: 522 502